

# UART to Bus Core Specifications

## Written for publication on:



File name: UART to Bus Core Specifications

Version: 1.0

Creation Date: February 12, 2010

Update Date: February 25, 2012

Author: Moti Litochevski



## **Table of Contents**

| 1. Preface                                                             | <u>3</u> |
|------------------------------------------------------------------------|----------|
| 1.1. Scope                                                             | <u>3</u> |
| 1.2. Revision History                                                  | <u>3</u> |
| 1.3. Abbreviations                                                     | <u>3</u> |
| 2. Introduction                                                        | <u>4</u> |
| 3. Architecture                                                        | <u>5</u> |
| 4. Operation                                                           | <u>6</u> |
| 4.1. Text Mode Protocol                                                | <u>6</u> |
| 4.2. Binary Mode Protocol                                              |          |
| 5. Core Interfaces                                                     | <u>9</u> |
| 6. Test Bench Description.                                             |          |
| Index of Tables  Table 1: Synthesis Results for Different ERCA Devices |          |
| Table 1: Synthesis Results for Different FPGA Devices                  |          |
| Table 3: Text Protocol Write Command Format                            |          |
| Table 4: Binary Protocol Command Format                                | 8        |
| Table 5: Binary Protocol Return Message Format                         | 8        |
| Table 6: Core Interfaces Description                                   | 9        |
|                                                                        |          |
| Index of Figures                                                       |          |
| Figure 1: UART to Bus Core Block Diagram                               | 5        |
| Figure 2: Parser State Diagram                                         | 6        |



## 1. Preface

# 1.1. Scope

This document describes the UART to Bus IP core operation, architecture and interfaces.

# 1.2. Revision History

| Rev | Date     | Author           | Description                                                                                   |
|-----|----------|------------------|-----------------------------------------------------------------------------------------------|
| 0.1 | 02/13/10 | Moti Litochevski | First Draft                                                                                   |
| 0.2 | 04/02/10 | Moti Litochevski | Adding test bench description section                                                         |
| 0.3 | 04/15/11 | Moti Litochevski | Added Lattice MachXO device utilization provided by Paul V. Shatov.                           |
| 1.0 | 02/25/12 | Moti Litochevski | Updated interface description and synthesis results after adding bus request/grant mechanism. |

## 1.3. Abbreviations

UART Universal Asynchronous Receiver / Transmitter



#### 2. Introduction

The UART to Bus IP Core is a simple command parser that can be used to access an internal bus via a UART interface. This core can be used during initial board debugging or as a permanent solution when high speed interfaces are not required. The internal bus is designed with address bus of 16 bits and data bus of 8 bits.

The core implements a very basic UART transmit & receive blocks which share a common baud rate generator and a command parser. The parser supports two modes of operation: text mode commands and binary mode commands. Text mode commands are designed to be used with a hyper terminal software and enable easy access to the internal bus. Binary mode commands are more efficient and also support buffered read & write operations with or without automatic address increment.

The core was verified using Icarus Verilog simulator with two test benches: the first tests the text mode protocol and the second tests the binary protocol. The test bench uses a register file model to simulate write and read operations.

| The following table summarizes the synthesis results of the co | re for | different FPGA families. |
|----------------------------------------------------------------|--------|--------------------------|
|----------------------------------------------------------------|--------|--------------------------|

| Manufacturer         | Family      | Device                | Device<br>Utilization | Elements<br>Utilization    | Fmax     |
|----------------------|-------------|-----------------------|-----------------------|----------------------------|----------|
| Xilinx               | Spartan 3   | xc3s50-5pq208         | 24.00%                | 186 Slices                 | >150MHz  |
| Xilinx               | Virtex 5    | xc5vlx30-3ff324       | 2.00%                 | 111 Slices                 | >200MHz  |
| Altera               | Cyclone III | ep3c5f256c6           | 5.00%                 | 255 LEs                    | >200MHz  |
| Altera               | Startix III | ep3sl50f484c2         | <1%                   | 167 Registers<br>218 ALUTs | >200MHz  |
| Lattice <sup>1</sup> | MachXO      | LCMXO2280C-<br>4T144C | 10.00%                | 116 Slices                 | > 100MHz |

Table 1: Synthesis Results for Different FPGA Devices

The above results where obtained using the following software versions:

- Xilinx ISE Webpack 11.4
- Altera Quartus Web Edition 9.1sp2

#### NOTE:

The UART to Bus core is **not** Wishbone compatible although modifying it for Wishbone is probably possible.

<sup>1</sup> Lattice device synthesis results provided by Paul V. Shatov. Results provided before adding bus request/grant mechanism



### 3. Architecture

The UART to Bus architecture is fairly simple. The core is includes a UART interface module, which includes both receive and transmit modules, and the command parser. The following figure depicts a block diagram of the core.



Figure 1: UART to Bus Core Block Diagram

The UART interface is based on an implementation found in the c16 project in OpenCores (<a href="http://www.opencores.org/project,c16">http://www.opencores.org/project,c16</a>). The interface includes a UART receive and transmit modules that share a single baud rate generator module. The baud rate is set using two constants defined at the core top module which are calculated as follows:

$$\begin{aligned} & \text{D\_BAUD\_FREQ} = \frac{16 \cdot BaudRate}{gcd \left(GlobalClockFreq, 16 * BaudRate\right)} \\ & \text{D\_BAUD\_LIMIT} = \frac{GlobalClockFreq}{gcd \left(GlobalClockFreq, 16 \cdot BaudRate\right)} - \text{D\_BAUD\_FREQ} \end{aligned}$$

A short Scilab script which calculates the above parameters is added under the "scilab" directory with the core files.

The interface between the "uart\_parser.v" module and the "uart\_top.v" is very simple and uses only five signals. For cases where the UART interface is not possible or another interface is preferred, the "uart\_parser.v" module can be used as is with a different interface implementation.

uart\_top是uart功能模块,串行输入输出啥的 uart\_parser是接口模块,改成总线形式



## 4. Operation

This section describes the protocols used to access the internal bus from the UART interface. As mentioned above the parser supports two modes of operation: text & binary commands. To distinguish between the two protocols all binary commands start with a value of zero which will not be sent when using the text protocol. The following drawing depicts a simplified state machine of the parser. The figure does not include some transitions used to abort illegal command sequences.



Figure 2: Parser State Diagram

In the state diagram above the states on the right are used for the text mode protocol and the states on the left are used for the binary mode protocol.

The following sub-sections describe each of the protocols.

## 4.1. Text Mode Protocol

The text mode protocol includes only two commands: address read and address write. All values are in HEX format. The parser checks for both upper and lower characters, detects both space (0x20) and tab (0x09) as white spaces and both LF (0x0A) and CR (0x0D) as end of line. Commands which do not follow the required sequence or contain illegal characters are aborted.

识别字 符



先发数据后发地址

#### Address read command format:

| 1 <sup>st</sup> Field | 2 <sup>nd</sup> Field            | 3 <sup>rd</sup> Field                               | 4 <sup>th</sup> Field             |
|-----------------------|----------------------------------|-----------------------------------------------------|-----------------------------------|
| 'R' or 'r'            | White space – single or multiple | Address to read in Hex format, for example: 'D5A0'. | End of line, CR or LF characters. |

Table 2: Text Protocol Read Command Format

On the reception of the EOL character the core will read the given address and transmit the read value in two Hex characters followed by CR & LF characters.

#### Address write command format:

| 1 <sup>st</sup> Field | 2 <sup>nd</sup> Field            | 3 <sup>rd</sup> Field                                  | 4 <sup>th</sup> Field            | 5 <sup>th</sup> Field                                | 6 <sup>th</sup> Field                   |
|-----------------------|----------------------------------|--------------------------------------------------------|----------------------------------|------------------------------------------------------|-----------------------------------------|
| 'W' or 'w'            | White space – single or multiple | <b>Data</b> to write in Hex format, for example: '4F'. | White space – single or multiple | Address to write in Hex format, for example: 'D5A0'. | End of line,<br>CR or LF<br>characters. |

Table 3: Text Protocol Write Command Format

On the reception of the EOL character the core will write the given address. No transmission is sent back to the sender.

## 4.2. Binary Mode Protocol

The binary mode protocol is much more efficient since it parsers the sent values and does not need to convert them from ASCII. The protocol uses a single command which can be either read or write operation of a configurable number of bytes. Commands are optionally acknowledged on completion. The binary command format is detailed in Table 4.

| Byte # | Name                        | Des | cription                                                             |                                                                                                                 |
|--------|-----------------------------|-----|----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|
| 1      | Binary Command<br>Indicator | Con | Constant zero byte prefix to indicate the start of a binary command. |                                                                                                                 |
| 2      | Command                     | 1   | -                                                                    | the command selection and options byte and has the assignment:    Description                                   |
|        |                             |     | [5:4]                                                                | Command selection:  2'b00 = NOP command, sends ACK if requested.  2'b01 = Read command.  2'b10 = Write command. |
|        |                             |     | [3:2]                                                                | Not used                                                                                                        |



|               |                      | 1                                                                                                                                                                                                                                                                                             | Address Auto Increment Enable: Set to <b>0</b> to <b>enable</b> address auto increment. Set to <b>1</b> to <b>disable</b> address auto increment. |  |
|---------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|--|
|               |                      | 0                                                                                                                                                                                                                                                                                             | Send ACK Flag: Set to 1 to send ACK byte at command completion.                                                                                   |  |
|               |                      | Notes:                                                                                                                                                                                                                                                                                        |                                                                                                                                                   |  |
|               |                      | • The NOP command can be used to verify that the core is responding on the UART.                                                                                                                                                                                                              |                                                                                                                                                   |  |
|               |                      | <ul> <li>The address auto increment option increments the internal<br/>bus address after every bus read or write operation. This is<br/>required when reading a buffer from a RAM. When reading<br/>data from a FIFO it is more convenient to turn auto address<br/>increment off.</li> </ul> |                                                                                                                                                   |  |
| 3             | Address High<br>Byte | High 8-bits of the 16-bit operation start address.                                                                                                                                                                                                                                            |                                                                                                                                                   |  |
| 4             | Address Low Byte     | Low 8-bits of                                                                                                                                                                                                                                                                                 | f the 16-bit operation start address.                                                                                                             |  |
| 5             | Length               | This byte indicates the length of buffer to read or write. Note that a value of 0 signs a buffer length of 256 bytes which is the maximum buffer length.                                                                                                                                      |                                                                                                                                                   |  |
| 6 to<br>5+LEN | Data                 |                                                                                                                                                                                                                                                                                               | ly exists in write commands and it contains the data to<br>he data length should equal the length indicated by the                                |  |

Table 4: Binary Protocol Command Format

In response to read command and when an acknowledge byte is requested the following binary message is transmitted by the core.

| Byte #      | Name | Description                                                                                                                                                        |
|-------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 to<br>LEN | Data | This field only exists in response to read commands and it contains the data read. The data length equals the length indicated by the Length field in the command. |
| LEN+1       | ACK  | The value of the ACK byte is 0x5a and is only sent if bit 0 in the command byte is set.                                                                            |

Table 5: Binary Protocol Return Message Format



## 5. Core Interfaces

The following table summarizes the core interface ports.

| Name        | Direction | Width | Description                                                                                                                                                                                   |  |
|-------------|-----------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| clock       | input     | 1     | Global core clock signal.  异步高电平有                                                                                                                                                             |  |
| reset       | input     | 1     | Global core asynchronous reset, active high.                                                                                                                                                  |  |
| ser_in      | input     | 1     | UART serial input to the core.                                                                                                                                                                |  |
| ser_out     | output    | 1     | UART serial output from the core.                                                                                                                                                             |  |
| int_address | output    | 16    | Internal address bus.                                                                                                                                                                         |  |
| int_wr_data | output    | 8     | Data value to write to address on the clock cycle with int_write active.                                                                                                                      |  |
| int_write   | output    | 1     | An active high write control signal. This signal shall only be valid for a single clock cycle per address to be written to.                                                                   |  |
| int_read    | output    | 1     | An active high read control signal. This signal shall only be valid for a single clock cycle per address to be read from.                                                                     |  |
| int_rd_data | input     | 8     | Data value read from address. This signal is sampled by the core on the next clock cycle following int_read signal active cycle.                                                              |  |
| int_req     | output    | 1     | Internal bus access request signal. The core will assert this signal to request access to the internal bus before every bus access. This signal will be asserted until bus access is granted. |  |
| int_gnt     | input     | 1     | Internal bus grant signal. The core will release the request signal and execute the bus access when this signal is asserted. To disable bus request/grant mechanism set this to logic '1'.    |  |

Table 6: Core Interfaces Description

Note:

The port direction in the table above is as defined in the core top module.



## 6. Test Bench Description

仿真器 是啥玩 意!环 境不能 用…… The 'verilog\bench' directory contains two test benches files and required tasks and modules. Compilation batch files are included in the 'verilog\sim\icarus' directory used to simulate the core using Icarus Verilog. The directory inclues two compilation batch files: one for binary mode protocol simulation and the second for text mode protocol simulation.

The directory also includes batch file to run the simulation, 'run.bat', and another to call gtkwave to view the simulation VCD output file.

Note that for binary mode protocol simulation the test bench reads the commands from 'test.bin' file also included in the directory. The file structure is straight forward and is explained in the respective test bench file.

这个uart的功能: 每个时钟的上升沿,看它 int\_address,int\_rd\_data,int\_wr\_data,以及int\_read,和 int\_write决定其的操作情况